

# ITI LIMITED R&D BENGALURU PLANT DOORAVANINAGAR BENGALURU-560016

## DEVELOPMENT OF SECURE NETWORK INTERFACE CARD (SeNIC) ITI Limited, Bangalore-560016

# **Tender Reference:**

R032A0001 / Re-Tender Dated: 16.09.2022

## REQUEST FOR PROPOSAL ITI LIMITED

## INVITATION OF BIDS FOR DEVELOPMENT OF SECURE NETWORK INTERFACE CARD (SeNIC) FOR R&D, ITILIMITED, BANGALORE

## **IMPORTANT INFORMATION**

e-Tender for DEVELOPMENT OF SECURE NETWORK INTERFACE CARD (SeNIC) for R&D, ITI Limited, Bengaluru - reg.

|       | IMPORTANT INFORMATION            |                                           |  |  |  |
|-------|----------------------------------|-------------------------------------------|--|--|--|
| Sl.No |                                  |                                           |  |  |  |
| 1     | Scope of work                    | DEVELOPMENT OF SECURE                     |  |  |  |
|       |                                  | NETWORK INTERFACE CARD                    |  |  |  |
|       |                                  | (SeNIC) for R&D, ITI Limited,             |  |  |  |
|       |                                  | Bengaluru                                 |  |  |  |
| 2     | Tender Reference                 | R032A0001/ Re-Tender                      |  |  |  |
|       |                                  | Dated: 16.09.2022                         |  |  |  |
| 3     | Cost of bid                      | Rs.500/- Online Payable in favour of "ITI |  |  |  |
|       | documents                        | Limited, Bangalore"                       |  |  |  |
| 4     | Date of uploading of             |                                           |  |  |  |
|       | Tender Document                  | 16 <sup>th</sup> September, 2022          |  |  |  |
|       | on website/ Portal               |                                           |  |  |  |
| 5     | Last Date & Time for             |                                           |  |  |  |
|       | upload/ submission               | 7 <sup>th</sup> October, 2022 @1600 HRS   |  |  |  |
|       | of bid                           |                                           |  |  |  |
| 7.    | Date of opening of technical bid | 8 <sup>th</sup> October, 2022 @1000HRS    |  |  |  |
| 8     | Date of opening of               | Will be communicated to technically       |  |  |  |
|       | financial bid                    | successful bidders                        |  |  |  |
| 9.    | Bid Security                     | Rs. 1, 80, 000/- (Rupees One Lakh         |  |  |  |
|       | (Earnest Money                   | Eighty Thousand only) accepted in the     |  |  |  |
|       | Deposit)                         | form of online Payment                    |  |  |  |

| 10  | Dorform | nance Bank                                                                     | PBG - 3% of PO Value to be submitted in                                                                                                                                 |  |
|-----|---------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 10  |         | tee from                                                                       | the form of Bank Guarantee from any of the                                                                                                                              |  |
|     |         | ful Bidder                                                                     | Nationalised Banks in favour of ITI                                                                                                                                     |  |
|     | Success | Iui Diudei                                                                     | Limited, Bengaluru. Performance Bank                                                                                                                                    |  |
|     |         |                                                                                | Guarantee should remain valid till                                                                                                                                      |  |
|     |         |                                                                                |                                                                                                                                                                         |  |
|     |         |                                                                                | completion of ToT & warranty period                                                                                                                                     |  |
| 11. | FORMI   | NG PART OF                                                                     | BID DOCUMENT                                                                                                                                                            |  |
|     | I. Bi   |                                                                                | ho fulfils the requirements as mentioned document shall be eligible to apply.                                                                                           |  |
|     | II. Tł  | remittance o                                                                   | nly be considered for evaluation after online<br>f EMD in ITI Limited, Bengaluru. In case of<br>of EMD bid will be rejected.                                            |  |
|     | III.    | On tender opening date, the bidders can login and see the bid opening process. |                                                                                                                                                                         |  |
|     | IV.     | Bidder can upload documents in the form of PDF format only                     |                                                                                                                                                                         |  |
|     | V. Bi   | dder must ens                                                                  | sure to quote rate of each item in BOQ.                                                                                                                                 |  |
|     | VI.     |                                                                                | eft blank and no rate is quoted by the bidder,<br>tem shall be treated as "0" (ZERO).                                                                                   |  |
|     | VII.    | technical bid<br>Financial bid                                                 | y documents shall be opened first for<br>on due date and time as mentioned above.<br>(BOQ) of Bidders/firms who qualified in<br>luation will be opened on a later date. |  |
|     | VIII.   |                                                                                | t be applicable for MSME enterprise &<br>ate to be uploaded                                                                                                             |  |

| 12. |                                                                                                                                                 | DOCUMENTS TO BE SCANNED AND<br>E PERIOD OF BID SUBMISSION: - |  |  |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|--|--|
|     |                                                                                                                                                 |                                                              |  |  |  |  |
|     | 1 Company Profile along with last two years audited Financial<br>Results                                                                        |                                                              |  |  |  |  |
|     | <ul> <li>2 Copy of receipt for deposition of original EMD / Cost of the tender document or copy of relevant documents for exemption.</li> </ul> |                                                              |  |  |  |  |
|     | 3 Duly filled Technica                                                                                                                          |                                                              |  |  |  |  |
|     | 4 Income Tax Assessment Completion Certificates for last two<br>financial years duly certified by a Chartered Accountant/<br>Statutory Auditor. |                                                              |  |  |  |  |
|     | 5 Copy of PAN card                                                                                                                              |                                                              |  |  |  |  |
|     | 6 Certificate of Regist                                                                                                                         |                                                              |  |  |  |  |
|     | 2                                                                                                                                               | ur Statutory Auditor regarding Average                       |  |  |  |  |
|     | volume Sales/Turnover of business during each of the last 2                                                                                     |                                                              |  |  |  |  |
|     | financial years                                                                                                                                 |                                                              |  |  |  |  |
| 13. | Place of opening of bids                                                                                                                        | ITI Limited, Bengaluru Plant                                 |  |  |  |  |
| 14. | Address for                                                                                                                                     | R&D Purchase ,                                               |  |  |  |  |
|     | communication                                                                                                                                   | Bangalore Plant, ITI Limited,                                |  |  |  |  |
|     |                                                                                                                                                 | Bangalore-560016                                             |  |  |  |  |
|     |                                                                                                                                                 | Phone: 080-28503675                                          |  |  |  |  |
|     |                                                                                                                                                 | E-mail: mmr_bgp@itiltd.co.in                                 |  |  |  |  |
| 15  | Bank Details                                                                                                                                    | Name : M/s ITI Limited                                       |  |  |  |  |
|     |                                                                                                                                                 | Account No: 36429021133                                      |  |  |  |  |
|     |                                                                                                                                                 | IFSC Code: SBIN0001438                                       |  |  |  |  |
|     |                                                                                                                                                 | MICR Code: 560002016                                         |  |  |  |  |
|     |                                                                                                                                                 | Address: ITI Township, Doorvani Nagar PO,<br>Bangalore-16    |  |  |  |  |

# Note: In the case of non-submission of the Mandatory documents, the Bid would be rejected.

For any clarification / queries related to uploading in e-Tender Portal, kindly contact our e-tender partner Mr. Dhanraj (Antares) email:dhanraj.p@antaressystems.com; MOB: 9686115308

## **TABLE OF CONTENT**

| ANNEXURE<br>NO    | CONTENT                                                              | Page No |
|-------------------|----------------------------------------------------------------------|---------|
| 1                 | Technical Specifications of Secure<br>Network Interface Card (SeNIC) | 6       |
| 2                 | Transfer of Technology (ToT) &<br>Deliverables                       | 10      |
| 3                 | Milestones & corresponding Payment<br>Terms                          | 11      |
| 4                 | Eligibility Criteria of Technology<br>Partners                       | 13      |
| 5                 | 5 Terms & Conditions                                                 |         |
| 6                 | 6 Evaluation Criteria                                                |         |
| 7                 | 7 PERFORMANCE BANK GUARANTEE                                         |         |
| 8                 | 8 No near Relative Certificate                                       |         |
| 9                 | 9 Price Bid Format                                                   |         |
| 10 INTEGRITY PACT |                                                                      | 24      |

## <u>ANNEXURE – I</u>

## Technical Specifications of Secure Network Interface Card (SeNIC)

| SI. | Specifications                                                                                                                                                                                                                                                                                                                                                                                           | Compliance<br>(Yes/No) |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| 1   | SeNIC is a single crypto device which should work in the following two modes.                                                                                                                                                                                                                                                                                                                            |                        |
|     | <u>Standalone mode</u> : System should work with external power supply and<br>there will be two Ethernet ports i.e. one plain port and one cipher port.<br>The system should function with external 230v AC and -48v DC power<br>supply. Vendor should give the details of voltage & current requirements<br>during system presentation. Power supply and Mechanical chassis will be<br>designed by ITI. |                        |
|     | <u>Standard NIC mode</u> : In this mode SeNIC card will be mounted inside the PCIe slot of the desktop PC motherboard. PCIe interface for PC application and ONE Ethernet port (cipher port) for network interface. In this mode system will work with desktop pc power.                                                                                                                                 |                        |
|     | Interfaces:                                                                                                                                                                                                                                                                                                                                                                                              |                        |
|     | ONE 10/100/1000 Mbps RJ45 Ethernet port (Plain port).                                                                                                                                                                                                                                                                                                                                                    |                        |
|     | <ul> <li>ONE 10/100/1000 Mbps RJ45 Ethernet port (Cipher Port)</li> <li>SNMPv3 support for status monitoring.</li> </ul>                                                                                                                                                                                                                                                                                 |                        |
|     | <ul> <li>PCIe interface for PC application communication.</li> </ul>                                                                                                                                                                                                                                                                                                                                     |                        |
|     | <ul> <li>One USB/RJ45 interface for key, algorithm loading.</li> </ul>                                                                                                                                                                                                                                                                                                                                   |                        |
|     | <ul> <li>SeNIC should have on board reset switch.</li> </ul>                                                                                                                                                                                                                                                                                                                                             |                        |
|     | WiFi module for user interface.                                                                                                                                                                                                                                                                                                                                                                          |                        |
|     | <ul> <li>Touch keypad to enter passwords and menu driven functions in standalone mode.</li> </ul>                                                                                                                                                                                                                                                                                                        |                        |
|     | <ul> <li>LCD panel to display the system status in standalone mode.</li> </ul>                                                                                                                                                                                                                                                                                                                           |                        |
|     | • Ethernet port to monitor and configure the system parameters.                                                                                                                                                                                                                                                                                                                                          |                        |
|     | • Dual colour LEDs, 6 numbers, for status indication in front panel.                                                                                                                                                                                                                                                                                                                                     |                        |
|     | Buzzer for alarm indication in standalone mode.                                                                                                                                                                                                                                                                                                                                                          |                        |
|     | <ul> <li>In standalone mode tamper switches, emergency erase switch, fuses,<br/>buzzer ON/OFF switch, EQD lock and switch should be provided. Clock</li> </ul>                                                                                                                                                                                                                                           |                        |
|     | synchronization should be provided in back panel.<br>Further details, if any, will be informed by ITI while evaluating the design.                                                                                                                                                                                                                                                                       |                        |
| 2   | Form Factor:                                                                                                                                                                                                                                                                                                                                                                                             |                        |
|     | Standard NIC mode: SeNIC size should be of the standard network card                                                                                                                                                                                                                                                                                                                                     |                        |
|     | size, PCIe 1x (1/2 size) available in the market.                                                                                                                                                                                                                                                                                                                                                        |                        |
|     | Standalone mode: Front and rare component position will be provided                                                                                                                                                                                                                                                                                                                                      |                        |
|     | by ITI. LCD display and touch keypad to enter password and menu driven                                                                                                                                                                                                                                                                                                                                   |                        |
|     | function in front panel. EQD lock and necessary LEDs, push buttons for                                                                                                                                                                                                                                                                                                                                   |                        |
|     | status indication and erase operation should be provided. Provision                                                                                                                                                                                                                                                                                                                                      |                        |
|     | should be there for proper cooling with low noise fan. Vendor should                                                                                                                                                                                                                                                                                                                                     |                        |

|    | give the details of proposed touch keypad, LCD panel and low noise fan during system demonstration.                                                                                                                                                                                                                                                                                                                                          |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3  | <u>WiFi Module:</u> WiFi module (version 5 or latest) to interface with user devices. WiFi module can be enabled/ disabled as per requirement by the user with authentication.                                                                                                                                                                                                                                                               |  |
| 4  | PCle communication (NIC function)                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 4  | <ul> <li>Vendor has to supply drivers for windows &amp; Linux OS. On power-ON, driver function should be enabled with authentication/password.</li> <li>SeNIC card should have unique Six digit ID.</li> </ul>                                                                                                                                                                                                                               |  |
|    | When the authentication fails, system should be dysfunctional and Key & algorithm should be erased and filled with TRNG.                                                                                                                                                                                                                                                                                                                     |  |
| 5  | IP communication (Standalone card function)                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|    | Configuration is through console and through keypad & LCD with authentication/password. If authentication fails key and algorithm should be erased and filled with TRNG.                                                                                                                                                                                                                                                                     |  |
| 6  | Independent TRNG: SeNIC should have onboard independent TRNG module. Functional details will be informed by ITI while evaluating the design.                                                                                                                                                                                                                                                                                                 |  |
| 7  | MAC ID configuration: SeNIC MAC ID can be configured through console                                                                                                                                                                                                                                                                                                                                                                         |  |
|    | port with authentication.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 8  | <u>DHCP Client</u> : SeNIC should support DHCP client in addition to the regular                                                                                                                                                                                                                                                                                                                                                             |  |
|    | NIC functions.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 9  | Extraction of clock: SeNIC should be able to extract clock from stratum 1 clock and self synchronise over the network. The facility should be user configurable through console.                                                                                                                                                                                                                                                             |  |
| 10 | <u>Synchronization</u> : Synchronization musty be achieved dynamically. SeNIC should initiate the resynchronization automatically in case of loss of synchronization.<br>In standalone mode visual and aural indication should be given during the synchronization process.                                                                                                                                                                  |  |
| 11 | <u>Physical Security (Tamper proof)</u> : SeNIC should be secure and tamper<br>proof (ON line and OFF line). When the system is tampered, key and<br>algorithm should be erased from the flash. After erase, Key and<br>algorithm memory area should be filled with TRNG. SeNIC should be<br>dysfunctional. SeNIC should popup "SYSTEM TAMPERED" message in<br>monitor/display panel. Button cell should be provided for OFF line<br>tamper. |  |
| 12 | MTU size of 1500 byte should be supported and can be configurable for                                                                                                                                                                                                                                                                                                                                                                        |  |
|    | jumbo packets also.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 13 | Full duplex communication should be supported                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 14 | Throughput should be more than 90% with encryption.                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 15 | OS less solution                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 16 | IPv4 & IPv6 support                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 17 | Resources required in the selected FPGA:                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|    | <ul> <li>Logic elements for encryption 50000</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                      |  |
|    | Logic elements for decryption 50000                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |

|    | FPGA serial Flash 64Mb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    | <ul> <li>Internal BRAM size 34Mb</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|    | Separate FPGA for Encryption and Decryption.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 18 | Layer4 payload Encryption with port filtering.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 19 | ARQ, ARP & ICMP packets are left un-encrypted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 20 | Provision to store Key & Enc/Dec FPGA image in flash. Minimum flash memory required store Key/algorithm is 256Mb.                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 21 | Facility to load key and algorithm from external device (ITI Developed device) through USB/RJ45 port. Key & algorithm loading should be with authentication/password.                                                                                                                                                                                                                                                                                                                                            |  |
| 22 | Vendor has to prove the system cipher functionality with AES-256 algorithm with ITI supplied keys.                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 23 | <ul> <li><u>POST (Power On Self Test)</u></li> <li>Firmware integrity test</li> <li>Key integrity test</li> <li>Algorithm integrity test.</li> <li>If any Integrity test fails, system should be dysfunctional and test fail results should be popped-up.</li> </ul>                                                                                                                                                                                                                                             |  |
| 24 | <ul> <li><u>BIST (Built In Self Test)</u></li> <li>User can initiate the test as and when required through driver/application.</li> <li>Firmware integrity test</li> <li>Key integrity test</li> <li>Algorithm integrity test.</li> <li>If any Integrity test fails, system should be dysfunctional and test fail results should be popped-up.</li> </ul>                                                                                                                                                        |  |
| 25 | <ul> <li><u>Visual indication</u></li> <li>Firmware integrity test result through dual colour LED. Green colour for integrity test pass and Red colour for integrity test fail condition.</li> <li>Key integrity test result through dual colour LED. Green colour for integrity test pass and Red colour for integrity test fail condition.</li> <li>Algorithm integrity test result through dual colour LED. Green colour for integrity test pass and Red colour for integrity test fail condition.</li> </ul> |  |
| 26 | Key and algorithm erase.<br>Standalone mode: Key and algorithm can be erased with authentication<br>through keypad.<br>Standard NIC mode: Erase function is through driver/application.<br>After erase, key & algorithm memory area should be filled with TRNG.<br><u>NOTE:</u> Unused memory locations should be filled with 0xFF.                                                                                                                                                                              |  |
| 27 | Emergence Erasure:<br>Standalone mode: In case of emergency user/admin can erase system<br>parameters, password, key and algorithm by pressing the emergency<br>erase switch with user/admin authentication through keypad and LCD<br>panel. After erase, erased memory area should be filled with TRNG.<br>SeNIC should be dysfunctional. SeNIC should popup "SYSTEM ERASED"<br>message in LCD panel. Adequate protection against inadvertent erasure<br>should be incorporated.                                |  |

| 1  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 28 | Standard NIC mode: In case of emergency user/admin can erase system<br>parameters, password, key and algorithm through driver application with<br>authentication. After erase, erased memory area should be filled with<br>TRNG. SeNIC should be dysfunctional. SeNIC should popup "SYSTEM<br>ERASED" message in monitor.<br><u>NOTE:</u> If any power fail happens while erasing and filling the memory<br>area with TRNG, SeNIC should identify the erase failed condition and<br>refill the flash memory area with TRNG after power ON.<br><u>Equipment Destruction:</u><br>Standalone mode: The SeNIC should have the provision of emergency<br>destruction. A high voltage, say +12v, to be routed through mechanical |  |
|    | lock and push button switch to memory having key and algorithm instead of normal +3.3v to destroy the component.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 29 | <ul> <li><u>Safety features:</u></li> <li>Safety features should be provided in the equipment to ensure the following.</li> <li>Prevention of damage to the equipment due to short circuit and variation in power supply voltage (over/under voltage) and current surge.</li> <li>Prevention of electric shock to personal operating /maintaining/</li> </ul>                                                                                                                                                                                                                                                                                                                                                              |  |
|    | <ul> <li>Frevention of electric shock to personal operating /maintaining/<br/>repairing the equipment through fuses and other safety devices.</li> <li>Fail safe design to ensure that a fault in a particular circuit does not<br/>result in damage to other parts of circuits/ equipment.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 30 | SeNIC card should have test points to collect the test samples. Details<br>and number of test points will be informed by ITI while evaluating the<br>design.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 31 | Provision to read the entire content of the flash memory and FPGA residing on SeNIC card through independent software/application through USB interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 32 | Vendor should confirm that the BOM components should not be obsolete minimum for 10 years.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 33 | No items should be in BOM, which are manufactured in China.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 34 | Operating temperature: -10°C to +55°C<br>Storage temperature: -20°C to +70°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 35 | Environmental Specifications:<br>Equipment should confirm to commercial specifications given in QM 333<br>category B2 or equivalent international standards.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 36 | <u>EMI/EMC Specification</u> : The equipment should meet relevant specifications as per CISPR 23 standard.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 37 | Interoperable communication: Interoperability should be there between Standalone mode and standard NIC mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 38 | Reliability: The unit should be able to work continuously without breakdown or overheating. The MTBF should be more than 6000Hrs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 39 | MTTR: Maximum 30 minutes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |

## ANNEXURE - II

## TOT & DELIVERABLES FOR SECURE NETWORK INTERFACE CARD (SeNIC)

| SI. | Description                                                              | Quantity | Compliance |
|-----|--------------------------------------------------------------------------|----------|------------|
| 1   | Transfer of technology (TOT) of SeNIC cards to be transferred            | 2 DVDs   | -          |
|     | to ITI, including Gerber file, Stencil file, X-Y coordinates file, Drill |          |            |
|     | file, Layer stackup file and any other related/supporting files for      |          |            |
|     | in-house manufacturing.                                                  |          |            |
| 2   | Hardware and Software Design documents, schematic capture,               | 2 Set    |            |
|     | layout design and circuit diagram document (Hardcopy &                   |          |            |
|     | Softcopy).                                                               |          |            |
| 3   | Functional description of all software modules, sub-modules,             | 1 Set    |            |
|     | any middleware stacks and software flow charts of SeNIC                  |          |            |
|     | (Hardcopy & Softcopy).                                                   |          |            |
| 4   | Source code (DVD) and details of development platform used               | 2 Set    |            |
|     | exclusively for the device development. A licensed copy of the           |          |            |
|     | professional edition of the design software for design and               |          |            |
|     | development of the firmware of the module. For bought out                |          |            |
|     | modules of Software/Firmware components which are residing               |          |            |
|     | on them; integration & driver sources as part of software                |          |            |
|     | release and ordering part no., vendor details as part of BOM to          |          |            |
|     | be provided.                                                             |          |            |
| 5   | Driver Source code: Windows and Linux driver application with            | 1 DVD    |            |
|     | corresponding DLL codes and libraries both in installation               |          |            |
|     | format and in source code format with corresponding details of           |          |            |
|     | driver application development platform .                                |          |            |
| 6   | Bill of Material – Hard and soft copies in excel format which            | 1 Set    |            |
|     | includes Part description, Part number with ordering detail and          |          |            |
| _   | vendor/Distributor information.                                          |          |            |
| 7   | List of Testing and evaluation tools (Hardcopy & Softcopy).              | 1 Set    |            |
| 8   | Supply of functional SeNIC systems, without cut & straps,                | 10 Nos.  |            |
|     | meeting all functional, performance and EMI/EMC                          |          |            |
| -   | requirements as per technical specifications and test reports.           |          |            |
| 9   | Supply of test jigs, 3 number, and associated documents.                 | 3 Nos.   |            |
|     | Source code of test software (DVD) and Hardware schematic                |          |            |
|     | documents (Hardcopy & Softcopy).                                         |          |            |
| 10  | Technical document for the methods involved in testing for               | 1 Set    |            |
|     | SeNIC (Hardcopy & Softcopy)                                              |          |            |
| 11  | Test plan.                                                               | 1 Set    |            |
| 12  | Software manual, Hardware manual, ATP manual, User and                   | 2 Set    |            |
| 12  | Technical manual (Hardcopy & Softcopy).                                  | 1.0 c+   |            |
| 13  | ATP document for SeNIC                                                   | 1 Set    |            |
| 14  | 15 days of training at the end of the last milestone covering all        |          |            |
|     | modules like SW/HW/FPGA and test functions and complete                  |          |            |
|     | transfer of technology.                                                  |          |            |

## ANNEXURE - III

## **Milestones and Corresponding payment terms of SeNIC:**

Vendor should give a Bank Guarantee for 03% of P.O. value towards the development of SeNIC within 15 days from the date of PO. The Bank guarantee will be valid up to the completion of free warranty period.

Vendor should sign the NDA after placing the PO.

Vendor should handover the firmware source code (DVD) for each version. ITI R&D will generate the binaries and carryout the initial testing at ITI R&D labs. Preparation of HW & SW design document should be accepted by ITI. For each milestone vendor has to explain the hardware and software details to ITI team.

| SI.<br>No: | Activity & Deliverables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Lead<br>Time   | Milestone   | Payment<br>(After successful<br>completion of<br>Activity and<br>acceptance by ITI) |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------|-------------------------------------------------------------------------------------|
| 1          | PO acceptance & Project Start                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Т0             |             |                                                                                     |
| 2          | Design review, finalization of the project and<br>submission of documents: HW & SW design<br>document, project architecture document<br>covering block level and circuit schematic of<br>all functional modules/sub-modules and<br>interfaces. Detailed document for Data<br>transfer/communication between<br>modules/sub-modules and submission of<br>provisional BOM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | T0+4<br>weeks  | Milestone 1 | 10%                                                                                 |
| 3          | PCBs placement and routing, Board<br>Fabrication, Board assembly, Basic Bring-up<br>for first 4 prototype systems: Driver for<br>windows and Linux, Fully assembled 4 Nos. of<br>SeNIC prototype systems, 2 standalone mode<br>cards & 2 standard NIC mode cards, Source<br>code of the firmware (DVD) and details of<br>development platform used exclusively for<br>the development. Configuration and Testing<br>of basic functionalities at ITI R&D lab. Basic<br>functionalities will be tested without<br>encryption with loopback. A licensed copy of<br>the professional edition of the Integrated<br>Design Environment (IDE) for the design and<br>development of the firmware module.<br>Vendor has to handover Gerber files, Drill<br>files, Layer stackup files and other<br>related/supporting files (TOT files) for in-<br>house manufacturing along with updated<br>BOM. | T0+15<br>weeks | Milestone 2 | 20%                                                                                 |

| 4 | <b>Integration and functional testing:</b> Updated<br>BOM and source code of firmware (DVD). Full<br>functional testing of software along with<br>internal test reports and testing of all features<br>with AES-256 algorithm and ITI supplied keys<br>as per requirements at ITI. Vendor has to<br>handover updated full Gerber files, Drill files,<br>Layer stackup files and other<br>related/supporting files (TOT files) for in-<br>house manufacturing along with BOM.                                                                                                                                                                                                                                                                | T0+20<br>weeks | Milestone 3 | 15% |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------|-----|
| 5 | Testing at ITI R&D lab and Field for cipher<br>and regular functionalities:<br>Fully assembled, functionally tested, without<br>cut & straps, 4 SeNIC systems (standard NIC<br>mode). Network trials of SeNIC will be<br>conducted by ITI at geographically different<br>locations. Test reports/observations/Bug<br>report will be given to vendor to fix the bugs<br>if any.                                                                                                                                                                                                                                                                                                                                                              | T0+25<br>weeks | Milestone 4 | 15% |
| 6 | Supply of test jigs, Training, submission of<br>manuals and complete TOT including IPR to<br>ITI, ATP acceptance:<br>Supply of test jigs, 3 numbers and Fully<br>assembled and tested 06 SeNIC systems<br>(standalone mode) without cut & straps and<br>EMI/EMC & Environmental compliance at<br>card level, training and submission of<br>Software manual, hardware manual, user<br>manual, technical manual and ATP manual<br>and acceptance by ITI team. Updated BOM &<br>complete TOT files, test reports, firmware<br>source code, drivers source code, testjig<br>source code (DVD) and details of<br>development platform used exclusively for<br>the device development, test jigs<br>development and transfer of ownership to ITI. | T0+30<br>weeks | Milestone 5 | 25% |

Note: -

- **1. System certification by DRDO:** Remaining 15% payment will be released after successful completion of certification by DRDO. Firmware up-gradation/modification required during certification; suggested by DRDO to be implemented by the vendor. Vendor has to support during DRDO evaluation.
- **2.** For each mile stone payment, the task completion report signed by ITI team should be submitted for processing payment along with all other necessary documents and invoices if any.

## ANNEXURE - IV

## Eligibility Criteria of Technology Partners

Compliance of each point should be provided by the bidder

| Sl. No. | Eligibility Criteria Parameters                                                                                                                                                                                                                                                                                                                                                                              | Compliance<br>by the<br>Vendor |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| 1.      | Technology partner should be an original design and development company of the proposed solution.                                                                                                                                                                                                                                                                                                            |                                |
| 2.      | Technology partner shall be ready for Transfer of<br>Technology (ToT), on exclusivity and royalty-free basis to<br>ITI for design and development of SeNIC. Vendor shall<br>not associate with any other company, directly or<br>indirectly for sale of same product in the Indian market.                                                                                                                   |                                |
| 3.      | Technology partner should be a single legal registered<br>entity and should have a local office in India.                                                                                                                                                                                                                                                                                                    |                                |
| 4       | Technology Partner shall have a minimum of Rs. 50<br>Lakhs on an average turnover for the last 2 years                                                                                                                                                                                                                                                                                                       |                                |
| 5.      | Vendor should have minimum 3 years of experience in the field of Embedded systems and networking.                                                                                                                                                                                                                                                                                                            |                                |
| 6.      | Vendor must have adequate number of employees of<br>technical strength and should propose a project team<br>along with a names technical leads/project manager<br>likely to be assigned for this project.                                                                                                                                                                                                    |                                |
| 7.      | Technology partner shall comply with the technical specification and terms & conditions specified.                                                                                                                                                                                                                                                                                                           |                                |
| 8.      | Technology partner shall agree to provide any updates,<br>software patches or additional requirements for different<br>customers, free of cost within the warranty period of<br>minimum 1 year from the date of acceptance of<br>developed product by ITI. Beyond Warranty period a<br>separate agreement will be made between ITI and the<br>Technology partner for any modifications/technical<br>support. |                                |
| 9.      | Technology partner has to support ITI free of cost to get<br>the product clearance during evaluation by the end<br>customer.                                                                                                                                                                                                                                                                                 |                                |
| 10.     | Technology partner shall agree to provide technical<br>support in the field within the warranty period of<br>minimum 1 year from the date of acceptance of<br>development product by ITI.                                                                                                                                                                                                                    |                                |

## **TERMS & CONDITIONS**

Compliance to each point should be provided by the bidders.

| SI.<br>No. | Description                                                                                                                                                                                                                                                               | Compliance |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 1.         | The vendor should submit their company's profile along with last audited financial results for minimum 2 years.                                                                                                                                                           |            |
| 2.         | Technical bid and financial bid should be submitted in<br>separate sealed covers.i.Technical Bid shall contain the following:                                                                                                                                             |            |
|            | (a) Compliance to Annexure-I (Technical Specifications)                                                                                                                                                                                                                   |            |
|            | (b) Compliance to Annexure-IV (Eligibility Criteria)                                                                                                                                                                                                                      |            |
|            | (c) Technical Solution of proposed processor card along<br>with the processing methodology with help of block<br>diagram                                                                                                                                                  |            |
|            | (d) Unpriced Bill of Material (BoM) of the proposed solution.                                                                                                                                                                                                             |            |
|            | (e) Company Registration document                                                                                                                                                                                                                                         |            |
|            | (f) Company Profile                                                                                                                                                                                                                                                       |            |
|            | (g) Turnover cum Balance sheet for last 2 years                                                                                                                                                                                                                           |            |
|            | (h) Purchase order copies any other product related to Embedded Design & Networking.                                                                                                                                                                                      |            |
|            | ii. Commercial Bid shall contain the following:                                                                                                                                                                                                                           |            |
|            | (a) Commercial quote for the deliverables/services for 10 cards as per deliverables.                                                                                                                                                                                      |            |
|            | (b) Payment Terms and delivery time                                                                                                                                                                                                                                       |            |
| 3.         | Unpriced BoM (component wise) of the proposed solution should be attached along with the technical specification.                                                                                                                                                         |            |
| 4.         | <b>NDA:</b> The software and hardware delivered will be the sole property of ITI Limited. A Non-Disclosure Agreement (NDA) to be signed in this regard by the successful bidder.                                                                                          |            |
| 5.         | <b>Intellectual Property:</b> In case the vendor is implementing any of his Intellectual Property (IP) that he holds in the SeNIC project, then he should transfer royalty free rights for ITI to use this IP to all its customers directly or indirectly.                |            |
| 6.         | <b>ToT:</b> The vendor shall give full Transfer of Technology (ToT) for<br>the quoted product of design, development and<br>productionization. All the deliverables shall be reusable, re-<br>modifiable and re-compilable by ITI.                                        |            |
| 7.         | <b>Royalty Free Model:</b> Vendor shall not have any proprietary components with specific firmware and the ToT shall be totally royalty/license free so that after the ToT, ITI will be in a position to productionize the developed product. ITI will have full right to |            |

| [     |                                                                                                                                     |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------|--|
|       | use this product and modify the design to suit different                                                                            |  |
|       | customers. Full design/ technology of this developed product                                                                        |  |
|       | will be owned by ITI and the vendor shall not disclose this design                                                                  |  |
|       | to any other customer at a later stage.                                                                                             |  |
| 8.    | Warranty: Standard warranty shall be for 1 year (free of cost)                                                                      |  |
|       | from the date of completion of ToT and acceptance by ITI. During                                                                    |  |
|       | the free warranty period vendor should support to resolve all the                                                                   |  |
|       | issues observed during the fabrication of PCBs and assembly/                                                                        |  |
|       | testing of the units at ITI premises and testing at ITI's customer                                                                  |  |
|       | sites and resolve all issues observed in the field. Firmware up-                                                                    |  |
|       | gradation for ITI customer suggestions, if any, should be                                                                           |  |
|       | implemented at free of cost during warranty period. If any                                                                          |  |
|       | component is obsolete during warranty period, vendor has                                                                            |  |
|       | to redesign the hardware & firmware at free of cost to meet all                                                                     |  |
|       | functional requirements.                                                                                                            |  |
| 9.    | <b>Extended Warranty:</b> Vendor to quote for extended warranty of 3                                                                |  |
|       | Years and 5 Years separately. During extended warranty period,                                                                      |  |
|       | vendor has to resolve all the issues observed during testing/field                                                                  |  |
|       | trials/evaluation of the system at no additional cost. If any                                                                       |  |
|       | component is obsolete during extended warranty period, vendor                                                                       |  |
|       | has to redesign the hardware & firmware at free of cost to meet                                                                     |  |
|       | all functional requirements.                                                                                                        |  |
| 10.   | <b>ATP:</b> Acceptance tests shall be conducted along with ITI officials                                                            |  |
|       | at ITI premises as per mutually agreed ATP. Vendor shall                                                                            |  |
|       | carryout modifications of all units (hardware including PCBs &                                                                      |  |
|       | software) including documents to incorporate the changes                                                                            |  |
|       | observed during testing at any stage without any extra charge.                                                                      |  |
| 11.   | ATP at site: Vendor should agree to provide free of cost support                                                                    |  |
|       | during ITI's end customer evaluation/trials at site within the                                                                      |  |
|       | period of warranty. Any modification/upgradation required                                                                           |  |
|       | during customer's evaluation /acceptance test to be resolved by vendor at no additional cost.                                       |  |
| 12    |                                                                                                                                     |  |
| 12.   | <b>Technical support:</b> Technical support shall be extended to                                                                    |  |
|       | resolve the system integration problems in warranty period (free<br>of cost) and on chargeable basis beyond warranty period. Vender |  |
|       | of cost) and on chargeable basis beyond warranty period. Vendor<br>shall visit the ITI premises & end-user sites to resolve the     |  |
|       | shall visit the ITI premises & end-user sites to resolve the processor module issues observed during warranty period.               |  |
| 13    | <b>Technical Involvement of ITI Officials:</b> ITI R&D officials will                                                               |  |
| 13    | be associated/involved with the Vendor during the design                                                                            |  |
|       | (Hardware & Software) phase, preparation of documents and                                                                           |  |
|       | testing.                                                                                                                            |  |
| 14    | <b>Certification by DRDO:</b> Vendor to extend support at the time of                                                               |  |
|       | certification by the evaluation agency. Balance 15% payment will                                                                    |  |
|       | be released after successful completion of certification by DRDO.                                                                   |  |
| 13.   | <b>Schedule:</b> Total period of development & qualification testing                                                                |  |
| 10.   | shall be within 30 weeks from the PO date and vendor to strictly                                                                    |  |
|       | adhere to the milestones and corresponding payment terms as                                                                         |  |
|       | per Annexure-A.                                                                                                                     |  |
| 15.   | <b>Liquidated Damages:</b> LD will be 0.5% of total PO value                                                                        |  |
|       | excluding taxes per week for the first 4 weeks and 0.7% of total                                                                    |  |
|       | PO value for delay in deliverables.                                                                                                 |  |
| 16.   | Bidder Related Conditions                                                                                                           |  |
| 16(a) | The bidder should confirm unconditional acceptance of full                                                                          |  |
| rolal | The bluder should confirm unconditional acceptance of full                                                                          |  |

|       | responsibility of executing the 'Scope of Work' of this RFP. This<br>confirmation should be submitted as part of the Technical Bid.<br>The bidder shall also be the sole point of contact for all purposes<br>of the Contract.                                                                                                                                                                                                                                                                                                                                                                            |                 |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 16(b) | The bidder shall be responsible for the execution of the scope of work.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |
| 16(c) | The bidder should not be involved in any litigation that may<br>have an impact of affecting or compromising the delivery of<br>project as required under this contract.                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |
| 16(d) | The bidder should not have been black-listed by any Central /<br>State / Union Territory Government, autonomous bodies<br>working there under or Public Sector Undertakings. If at any<br>stage of the bidding process or during the currency of the<br>Contract, any suppression / falsification of such information<br>is brought to the knowledge of the ITI, the ITI shall have the<br>right to reject the bid or terminate the contract, as the case<br>may be, without any compensation to the bidder. The bidder<br>should provide self certification of the same as part of the<br>technical bid. |                 |
| 17.   | Bid Rejection Criteria<br>Even though the Bidders may meet the above qualifying criter<br>disqualified if they have:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ia, they may be |
| 17(a) | Made misleading or false representations in the forms, statements and attachments submitted in proof of the qualification requirements; and/or                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |
| 17(b) | Record of poor performance such as abandoning the works,<br>not properly completing the contract, inordinate delays in<br>completion, litigation history, or financial failures etc.                                                                                                                                                                                                                                                                                                                                                                                                                      |                 |
| 17(c) | Any change made in the structure or formation of the Bidder<br>after submission of the bid which will have material effect of<br>altering the documents submitted.                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |
| 17(d) | Not submitted all requisite supporting documents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                 |
| 18.   | Bids can be submitted by the Bidder only and all the prequalification and technical criteria to be met by the Bidder with sufficient proof.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |
| 19.   | The Bidder should submit all the required documents with<br>clear visibility, avoid missing documents and avoid bidding<br>mistakes. In such cases, ITI reserves its right in seeking<br>clarification from the Bidder and may disqualify the Bidder<br>for the bidding mistakes, missing documents and for the<br>documents that are not clear.                                                                                                                                                                                                                                                          |                 |
| 20.   | An applicant shall not have conflict of interest that may affect<br>the bidding process or the Bidder. Any applicant found to have<br>a conflict of interest shall be disqualified.                                                                                                                                                                                                                                                                                                                                                                                                                       |                 |

## ANNEXURE - VI

## Evaluation Criteria:

Bidder will be selected based on **QUALITY CUM COST BASED SELECTION (QCBS)** Process. It shall not be obligatory for ITI to award the work only to the lowest bidder.

The Technical proposal evaluation process would focus on the ability of bidder to satisfy technical requirements of the project, quality assurance procedures and abilityto meet the project timelines. Technical proposals will be evaluated based on **QUALITY CUM COST BASED SELECTION (QCBS) Process. It shall not be obligatory for ITI to award the work only to the lowest bidder.** 

This RFP would be subjected to a 2 Stage Evaluation Process. All Bidders are requested to note the entire evaluation process carefully. All bidders need to comply 100% with technical specifications at Annexure - I and eligibility criteria at Annexure – IV. Only those bidders who qualify through this stage are eligible for further evaluation. Those eligible Bidder(s) will be evaluated on QCBS System with different weightage for Technical Bid and Financial Bid (at two Bidding stages).

**In the first stage,** only the technical bids will be opened. Based on the contents of the bid, marks will be provided against each point as per the below table. The Bidders scoring less than 600 marks (cutoff score) out of 1000 marks in the technical evaluation shall not be short-listed for Second stage of Bid Evaluation process.

| Sl.<br>No. | Parameters                                                                                                                                                                                                                                | Weightage in terms of S                                  | Max.<br>Score |     |  |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------|-----|--|--|
| 1.         | Experience of the bidder<br>in the field of Embedded<br>Projects (Latest                                                                                                                                                                  | 1 to 2 Years of experience                               | 60            | 100 |  |  |
|            | Microcontroller based)<br>and related Services.                                                                                                                                                                                           | 2 to 3 Years of experience                               | 80            |     |  |  |
|            | (Proof of orders<br>executed/being executed<br>in this field to be<br>provided)                                                                                                                                                           | > 3 Years of experience                                  | 100           |     |  |  |
| 2.         | Experience of the bidder in the field of development of Secure Network<br>Interface card (SeNIC) and development of Secure WiFi module and related<br>Services.<br>(Proof of orders executed/being executed in this field to be provided) |                                                          |               |     |  |  |
| 2(A)       | Development of SeNIC<br>system with drivers for<br>windows and Linux OS.                                                                                                                                                                  | 1 to 2 Years of<br>experience                            | 60            | 100 |  |  |
|            |                                                                                                                                                                                                                                           | 2 to 3 Years of<br>experience<br>> 3 Years of experience | 80<br>100     |     |  |  |
| 2(B)       | Development of secure                                                                                                                                                                                                                     | No experience                                            | 0             | 50  |  |  |
|            | WiFi module &<br>Integration of secure<br>WiFi module with                                                                                                                                                                                | 1 to 2 Years of experience                               | 20            |     |  |  |
|            | Network Interface card.                                                                                                                                                                                                                   | 2 to 3 Years of experience                               | 30            |     |  |  |
|            |                                                                                                                                                                                                                                           | > 3 Years of experience                                  | 50            |     |  |  |

## I. Technical/Quality Evaluation

|    |                                                   |                                 | 25      | -   |
|----|---------------------------------------------------|---------------------------------|---------|-----|
| 3. | Organization and                                  | 2 to 3 years of Presence        | 25      | 50  |
|    | Ownership Status of the                           |                                 | 35      |     |
|    | Bidder (from the date of                          | > 5 Years of Presence           | 50      |     |
|    | company registration)-                            |                                 |         |     |
|    | Company Registration                              |                                 |         |     |
|    | document to be provided                           |                                 |         |     |
|    | along with the Technical bid                      |                                 |         |     |
| 4. |                                                   | > EQ Jaliba and unto 1          | 50      | 100 |
| 4. | Bidder's Average Annual<br>Turnover during last 2 | >50 lakhs and upto 1<br>Crore   | 50      | 100 |
|    | Financial Years (Last 2                           | > 1 Cr and upto 2 Crs           | 70      |     |
|    | years Balance Sheet to                            | -                               |         |     |
|    | be provided)                                      | >2 Crores                       | 100     |     |
| 5. | Bidder's Presence at                              | Not present in                  | 25      | 50  |
| 0. | Bangalore in form of                              |                                 | 20      | 50  |
|    | office / establishment                            |                                 | 50      |     |
|    | from where, ITI can get                           | Available                       | 20      |     |
|    | technical service.                                |                                 |         |     |
| 6. | Availability of Skilled                           | Skilled Manpower 10 to          | 50      | 100 |
|    | Man-Power with the                                | 15                              |         |     |
|    | Bidder to Manage the                              | Skilled Manpower16 to           | 75      |     |
|    | Project Activities.                               | 20                              |         |     |
|    | (List of Skilled                                  | Skilled Manpower 21             | 100     |     |
|    | manpower with                                     | and above                       |         |     |
|    | qualification and                                 |                                 |         |     |
|    | relevant experience to be                         |                                 |         |     |
|    | provided)                                         |                                 |         |     |
| 7  | Technical Solution                                | Average                         | 25      | 100 |
|    | provided by Bidder as                             | (Demonstrates a                 |         |     |
|    | part of Technical Bid                             | ambiguous/Poor                  |         |     |
|    | (Will be assessed by ITI                          | Technical solution)             | <b></b> |     |
|    | committee)                                        | Fairly Good                     | 50      |     |
|    |                                                   | (demonstrates an                |         |     |
|    |                                                   | Ordinary/ Moderate              |         |     |
|    |                                                   | solution)                       | 75      |     |
|    |                                                   | Very Good                       | 75      |     |
|    |                                                   | (demonstrates a good            |         |     |
|    |                                                   | solution)<br>Excellent Solution | 100     |     |
|    |                                                   | (Demonstrates a strong          | 100     |     |
|    |                                                   | feasible solution)              |         |     |
| 8. | Technical presentation                            | Average                         | 60      | 150 |
| 0. | of Solution document/                             | (Demonstrates a                 | 00      | 100 |
|    | demonstrating the                                 | ambiguous/Poor                  |         |     |
|    | Project Implementation                            | solution)                       |         |     |
|    | Plan                                              | Fairly Good                     | 90      |     |
|    |                                                   | (demonstrates an                |         |     |
|    |                                                   | Ordinary/ Moderate              |         |     |
|    |                                                   | solution)                       |         |     |
|    |                                                   | Very Good                       | 120     |     |
|    |                                                   | (demonstrates a good            | -       |     |
|    |                                                   | solution)                       |         |     |
| L  | i                                                 |                                 | 1       |     |

|       |                                                                                                                                                                   | Excellent Solution<br>(Demonstrates a strong<br>feasible solution)                                                | 150                                                     |     |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----|
| 9.    | Cost effective solution,<br>based on Bill of Material<br>(BoM) of the proposed<br>solution(will be assessed<br>by ITI based on unpriced<br>BOM to be submitted by | BoM cost Lowest<br>BoM cost < 1.5*Lowest<br>BoM cost < 2*Lowest<br>BoM cost < 2.5*Lowest<br>BoM cost > 2.5*Lowest | 100           80           60           40           20 | 100 |
| 10.   | vendors)<br>Final project Delivery<br>Time from the date of<br>releasing the purchase<br>order from ITI                                                           | < 30 weeks<br>> 30 weeks to 35 weeks<br>> 35 weeks                                                                | 100<br>50<br>30                                         | 100 |
| Total | Technical Score ( <b>TS)</b> of an<br><b>MAXIMUM SCORE</b>                                                                                                        |                                                                                                                   | 1000                                                    |     |

The total marks for the technical bid is called **Technical Score or TS**.

**In the second stage,** the bids will be evaluated on the basis of the vendor ratings which will be done on the base of combined scoring of the Technical-Bid (weighted) and Financial Bid (weighted). The weightage of the technical part would be 65% and the weightage of the financial part would be 35%.

<u>Technical Score Percentile (TSP)</u> would be evaluated on the basis of the following formula:

## Technical Score Percentile (TSP) = (TS of the Vendor / HS) x 100

Where TS-> Technical Score HS-> Highest Score (Highest Technical Score scored by some Vendor) **Example:** if TS of a vendor (Vendor x) is 700 and the HS score (Highest score of a certain vendor which is the highest amongst all the vendors) is 900 then: TSP = (700 /900) x 100 =**77.78** 

<u>TECHNICAL RATING (TR</u>) would be evaluated on the basis of the following formula:

## TR = 65/100 x Technical Score Percentile (TSP)

Continuing the above example:  $TR = (65/100) \times 77.78 = 50.56$ 

## Financial Score (FS)

Financial Scoring of a particular bidder, which will be worked out as per the Formula given below: FS = LQ/AQ x 100

## Where:

LQ is Lowest Quote (Financial Score) of the Best Bidder AQ is Actual Quote (Financial Score) of a particular Bidder under consideration.

**Example:** For the same above example vendor (vendor x), if the vendor has quoted Rs 15 lakhs and the Lowest quote-LQ (of certain Vendor) is Rs 10 Lakhs then: FS =  $(10/15) \times 100 = 66.67$  **<u>Financial RATING (FR)</u>** would be evaluated on the basis of the following formula:

FR = 35/100 x Financial Score (FS)

For the above example:  $FR = (35/100) \times 66.67 = 23.33$ . The overall Vendor Rating (VR) is calculated as follows:

**VR** (Vendor Rating) = **TR** (Technical Rating) + FR (Financial Rating)

Continuing the above example VR= 50.56 + 23.33 = 73.89Vendor with Highest VR will be selected. Highest VR Rating will be declared as the winning Bid.

## Annexure-VII

## PERFORMANCE BANK GUARANTEE

In consideration of ITI Limited, Dooravaninagar, Bangalore 560016 (hereinafter called as the Company) we.....Bank executed this performance Guarantee Bond as surety to the cost of.....Supplies by .....situated at.

1. At the instance of......Bank hereby undertake to pay to ITI Limited, Bangalore – 16 an amount not exceeding...... if the machine supplied by the Company fails to perform to the satisfaction of the Company upto.....or before the expiry of this guarantee, or within the agreed period whichever is earlier.

2. We ......Bank agrees to pay for the value of the rejected materials upto a limit of .....Bank agrees to pay for the value of the rejected materials upto a limit of .....Bank agrees to pay for the value of the rejected of notice till the date of payment at % per annum without any demur, merely on a demand notice from the Company stating that the Company has suffered loss due to non-performance of instrument...... supplied by the supplier. Any such demand made on the Bank shall be conclusive as regards the amount due and payable by the Bank under this guarantee.

3. We undertake to pay to the Company any money as demanded not withstanding any dispute or disputes raised by the supplier in any suit or proceedings pending before any court or tribunal relating thereto out liability under this guarantee being absolute and unequivocable. The payment so made by us under this bond shall be a valid discharge of our liability for payment thereunder and the supplier shall have no claim against us for making such payment.

4. We......Bank, further agree with the Company that the Company shall have the fullest liberty without our consent and without affecting in any manner, our obligation hereunder to vary there any of the terms and conditions of the said agreement or to extend time of performance by the said supplier from time to time or to postpone for any time or from time to time any of the powers exercisable by the Company against the supplier and to forbear or enforce of the terms and conditions relating to the said purchase order and we shall not be relieved from our liability by reason of any such variation or extension being granted to the said supplier or for any forbearance act or omission on the part of the Company or any indulgence by the Company to the supplier or by any such manner or thing whatsoever, which, under the law relating to sureties would, but for this provision, have effect of so relieving us.

5. This guarantee will not be discharged due to the change in the constitution of the bank or their supplier.

6. We ......Bank, further agree that the guarantee herein contained shall remain in force till .......We......Bank, undertake not to revoke this guarantee during its currency except with the previous consent of the Company by writing.

Dated the .....day.....

Witnesses For Bank

1.

2.

## Annexure-VIII

## No near Relative Certificate

Date:

To, R&D PURCHASE, BANGALORE PLANT ITI LIMITED BANGALORE - 560016

#### Sub: No near relative certificate

#### Tender Reference No: R032A0001

# **Name of Tender/Work:** Development of Secure Network Interface Card(SeNIC) for R&D, ITI Limited, Bengaluru

Dear Sir,

- 1. I/We have downloaded/obtained the tender document(s) for the above mentioned Tender/Work from the website(s) namely: <u>https://tenderwizard.com/TTILIMITED</u> or <u>www.itiltd.in</u> as per your advertisement given in the above-mentioned website(s)
- 2. I/We do hereby declare that we are not relative of any Director of ITI Limited or any of his relative is a partner
- 3. In our firm, there is no Partner who is director of ITI Limited or any of his relative is a partner
- 4. We declare that none of our relative is working / worked as an "EMPLOYEE" in ITI Limited across nation
- 5. We declare that none of our family relative or business relative from any another source, not participating this advertisement
- 6. I/We have not engaged any person(s) of doubtful antecedent and if any such person (s) found by management I/We am/are agreeing for punishment as deemed fit by management

Yours Faithfully,

(Signature of the Bidder with Official Seal)

## Annexure-IX

## **Price Bid Format**

| SI<br>NO | ITEM<br>CODE | ITEM<br>DESCRIPTION                                             | TENDERED<br>QUANTITY<br>(NO's) | QUOTED<br>MAKE &<br>MPN | QUOTED<br>CURRENCY | UNIT<br>PRICE | GST in<br>% | AMOUNT | TOTAL<br>PRICE | LEAD<br>TIME | REMARKS |
|----------|--------------|-----------------------------------------------------------------|--------------------------------|-------------------------|--------------------|---------------|-------------|--------|----------------|--------------|---------|
| 1        | SeNIC        | Development<br>of Secure<br>Network<br>Interface<br>Card(SeNIC) | 1                              |                         |                    |               |             | 0.00   | 0.00           |              |         |

## Annexure-X

## **INTEGRITY PACT**

PURCHASE ORDER No.

THIS Integrity Pact is made on.....day of ......20 .

### **BETWEEN:**

ITI Limited having its Registered & Corporate Office at ITI Bhavan, Dooravaninagar, Bangalore – 560 016 under the administrative control of Ministry of Communications, Government of India (hereinafter called the Principal), which term shall unless excluded by or is repugnant to the context, be deemed to include its Chairman & Managing Director, Directors, Officers or any of them specified by the Chairman & Managing Director in this behalf and shall also include its successors and assigns) ON THE ONE PART

### AND:

..... represented by ..... Chief Executive Officer (hereinafter called the Contractor(s), which term shall unless excluded by or is repugnant to the context be deemed to include its heirs, representatives, successors and assigns of the bidder/contract ON THE SECOND PART.

#### **Preamble**

WHEREAS the Principal intends to award, under laid down organizational procedures, contract for ...... of ITI Limited. The Principal, values full compliance with all relevant laws of the land, regulations, economic use of resources and of fairness/ transparency in its relations with its Bidder(s)/ Contractor(s).

In order to achieve these goals, the Principal has appointed an Independent External Monitor (IEM), who will **monitor** the tender process and the execution of the contract for compliance with the principles as mentioned herein this agreement.

WHEREAS, to meet the purpose aforesaid, both the parties have agreed to enter into this Integrity Pact the terms and conditions of which shall also be read as integral part and parcel of the Tender Documents and contract between the parties.

## NOW THEREFORE, IN CONSIDERATION OF MUTUAL COVENANTS STIPULATED IN THIS PACT THE PARTIES HEREBY AGREE AS FOLLOWS AND THIS PACT WITHNESSETH AS UNDER:

### SECTION 1 – COMMITMENTS OF THE PRINCIPAL

- 1.1 The Principal commits itself to take all measures necessary to prevent corruption and to observe the following principles:
  - a. No employee of the Principal, personally or through family members, will in connection with the tender for or the execution of the contract, demand, take a promise for or accept, for self or third person, any material or immaterial benefit which the personal is not legally entitled to.
  - b. The Principal will, during the tender process treat all bidder(s) with equity and reason. The Principal will in particular, before and during the tender process, provide to all bidder(s) the same information and will not provide to any bidder(s) confidential/additional information through which the bidder(s) could obtain an advantage in relation to the tender process or the contract execution.
  - c. The Principal will exclude from the process all known prejudiced persons.
- 1.2 If the Principal obtains information on the conduct of any of its employee, which is a criminal offence under IPC/PC Actor if there be a substantive suspicion in this regard, the Principal will inform the Chief Vigilance Officer and in addition can initiate disciplinary action as per its internal laid down Rules/ Regulations.

#### SECTION 2 – COMMITMENTS OF THE BIDDER/CONTRACTOR

- 2.1 The Bidder(s)/Contractor(s) commits himself to take all measures necessary to prevent corruption. He commits himself observe the following principles during the participation in the tender process and during the execution of the contract.
  - a. The bidder(s)/contractor(s) will not, directly or through any other person or firm offer, promise or give to any of the Principal's employees involved in the tender process or the execution of the contract or to any third person any material or other benefit which he/she is not legally entitled to, in order to obtain in exchange any advantage of any kind whatsoever during the tender process or during the execution of the contract.
  - The bidder(s)/contractor(s) will with other b. not enter bidders/contractors into any undisclosed agreement or understanding, whether formal or informal. This applies in particular to prices, specifications, certifications, subsidiary contracts, submission or non-submission of bids or any other actions to restrict competitiveness or to introduce cartelization in the bidding process.
  - c. The bidder(s)/contractor(s) will not commit any offence under IPC/PC Act, further the bidder(s)/contractor(s) will not use improperly, for purposes of competition of personal gain, or pass onto others, any information or document provided by the Principal as part of the business relationship, regarding plans, technical proposals and business details, including information contained or transmitted electronically.
  - d. The Bidder(s)/Contractor(s) of foreign original shall disclose the name and address of the agents/representatives in India, if any. Similarly, the Bidder(s)/Contractor(s) of Indian Nationality shall furnish the name and address of the foreign principals, if any.
  - e. The Bidder(s)/Contractor(s) will, when presenting the bid, disclose any and all payments made, are committed to or intend to make to agents, brokers or any other intermediaries in connection with the award of the contract.
  - f. The Bidder(s)/Contractor(s) will not bring any outside influence and Govt bodies directly or indirectly on the bidding process in furtherance to his bid.
  - g. The Bidder(s)/Contractor(s) will not instigate third persons to commit offences outlined above or to be an accessory to such offences.

## Section 3 – Disqualification from tender process & exclusion from future contracts

- 3.1 If the Bidder(s)/Contractor(s), during tender process or before the award of the contract or during execution has committed a transgression in violation of Section 2, above or in any other form such as to put his reliability or credibility in question the Principal is entitled to disqualify Bidder(s)/ Contractor(s) from the tender process.
- 3.2 If the Bidder(s)/Contractor(s), has committed a transgression through a violation of Section 2 of the above, such as to put his reliability or credibility into question, the Principal shall be entitled exclude including blacklisting for future tender/contract award process. The imposition and duration of the exclusion will be determined by the severity of the transgression. The severity will be determined by the Principal taking into consideration the full facts and circumstances of each case, particularly taking into account the number of transgression, the position of the transgressor within the company hierarchy of the Bidder(s)/Contractor(s) and the amount of the damage. The exclusion will be imposed for a period of minimum one year.
- 3.3 The Bidder(s)/Contractor(s) with its free consent and without any influence agrees and undertakes to respect and uphold the Principal's absolute right to resort to and impose such exclusion and further accepts and undertakes not to challenge or question such exclusion on any ground including the lack of any hearing before the decision to resort to such exclusion is taken. The undertaking is given freely and after obtaining independent legal advice.
- 3.4 A transgression is considered to have occurred if the Principal after due consideration of the available evidence concludes that on the basis of facts available there are no material doubts.
- 3.5 The decision of the Principal to the effect that breach of the provisions of this Integrity Pact has been committed by the Bidder(s)/ Contractor(s) shall be final and binding on the Bidder(s)/ Contractor(s), however the Bidder(s)/ Contractor(s) can approach IEM(s) appointed for the purpose of this Pact.
- 3.6 On occurrence of any sanctions/ disqualifications etc arising out from violation of integrity pact Bidder(s)/ Contractor(s) shall not entitled for any compensation on this account.

3.7 subject to full satisfaction of the Principal, the exclusion of the Bidder(s)/ Contractor(s) could be revoked by the Principal if the Bidder(s)/ Contractor(s) can prove that he has restored/ recouped the damage caused by him and has installed a suitable corruption preventative system in his organization.

## Section 4 – Previous transgression

- 4.1 The Bidder(s)/ Contractor(s) declares that no previous transgression occurred in the last 3 years immediately before signing of this Integrity Pact with any other company in any country conforming to the anticorruption/ transparency International (TI) approach or with any other Public Sector Enterprises/ Undertaking in India of any Government Department in India that could justify his exclusion from the tender process.
- 4.2 If the Bidder(s)/ Contractor(s) makes incorrect statement on this subject, he can be disqualified from the tender process or action for his exclusion can be taken as mentioned under Section-3 of the above for transgressions of Section-2 of the above and shall be liable for compensation for damages as per Section- 5 of this Pact.

## **SECTION 5 – COMPENSATION FOR DAMAGE**

- 5.1 If the Principal has disqualified the Bidder(s)/Contractor(s) from the tender process prior to the award according to Section 3 the Principal is entitled to forfeit the Earnest Money Deposit/Bid Security/ or demand and recover the damages equitant to Earnest Money Deposit/Bid Security apart from any other legal that may have accrued to the Principal.
- 5.2 In addition to 5.1 above the Principal shall be entitled to take recourse to the relevant provision of the contract related to termination of Contract due to Contractor default. In such case, the Principal shall be entitled to forfeit the Performance Bank Guarantee of the Contractor or demand and recover liquidate and all damages as per the provisions of the contract agreement against termination.

#### SECTION 6 – EQUAL TREATMENT OF ALL BIDDERS/CONTRACTORS

- 6.1 The Principal will enter into Integrity Pact on all identical terms with all bidders and contractors for identical cases.
- 6.2 The Bidder(s)/Contractor(s) undertakes to get this Pact signed by its sub-contractor(s)/sub-vendor(s)/associate(s), if any, and to submit the same to the Principal along with the tender document/contract before signing the contract. The Bidder(s)/Contractor(s) shall be responsible for any violation(s) of the provisions laid down in the Integrity Pact Agreement by any of its sub-contractors/sub-vendors/associates.
- 6.3 The Principal will disqualify from the tender process all bidders who do not sign this Integrity Pact or violate its provisions.

## Section 7 – CRIMINAL CHARGES AGAINST VIOLATING BIDDER(S)/ CONTRACTOR(S)

7.1 If the Principal receives any information of conduct of a Bidder(s)/Contractor(s) or sub-contractor/sub-vendor/associates of the Bidder(s)/Contractor(s) which constitutes corruption or if the Principal has substantive suspicion in this regard, the Principal will inform the same to the Chief Vigilance Officer of the Principal for appropriate action.

## SECTION 8 - INDEPENDENT EXTERNAL MONITOR(S)

- 8.1 The Principal appoints competent and credible Independent External Monitor(s) for this Pact. The task of the Monitor is to review independently and objectively, whether and to what extend the parties comply with the obligations under this pact.
- 8.2 The Monitor is not subject to any instructions by the representatives of the parties and performs his functions neutrally and independently. He will report to the Chairman and Managing Director of the Principal.
- 8.3 The Bidder(s)/Contractor(s) accepts that the Monitor has the right to access without restriction to all product documentation of the Principal including that provided by the Bidder(s)/Contractor(s). The Bidder(s)/Contractor(s) will also grant the Monitor, upon his request and demonstration of a valid interest, unrestricted and unconditional access to his project documentation. The Monitor is under contractual obligation to treat the information and documents Bidder(s)/Contractor(s) with confidentiality.

- 8.4 The Principal will provide to the Monitor sufficient information about all meetings among the parties related to the project provided such meeting could have an impact on the contractual relations between the Principal and the Bidder(s)/Contractor(s). As soon as the Monitor notices, or believes to notice, a violation of this agreement, he will so inform the Management of the Principal and request the Management to discontinue or take corrective action, or to take other relevant action. The monitor can in this regard submit non-binding recommendations. Beyond this, the Monitor has no right to demand from the parties that they act in specific manner, refrain from action or tolerate action.
- 8.5 The Monitor will submit a written report to the Chairman & Managing Director of the Principal within a reasonable time from the date of reference or intimation to him by the principal and, should the occasion arise, submit proposals for correcting problematic situations.
- 8.6 If the Monitor has reported to the Chairman & Managing Director of the Principal a substantiated suspicion of an offence under relevant IPC/PC Act, and the Chairman & Managing Director of the Principal has not, within the reasonable time taken visible action to proceed against such offence or reported it to the Chief Vigilance Officer, the Monitor may also transmit this information directly to the Central Vigilance Commissioner.
- 8.7 The word **'Monitor'** would include both singular and plural.
- 8.8 Details of the Independent External Monitor appointed by the Principal at present is furnished below: -

Shri Javeed Ahmad IPS (Retd) M-1101, Shalimar Gallant Apartment Vigyanpuri Mahanagar Lucknow – 226 006

Any changes to the same as required / desired by statutory authorities is applicable.

#### **SECTION 9 – FACILITATION OF INVESTIGATION**

9.1 In case of any allegation of violation of any provisions of this Pact or payment of commission, the Principal or its agencies shall be entitled to examine all the documents including the Books of Accounts of the Bidder(s)/Contractor(s) and the Bidder(s)/Contractor(s) shall provide necessary information and documents in English and shall extend all help to the Principal for the purpose of verification of the documents.

## SECTION 10 – LAW AND JURISDICTION

- 10.1 The Pact is subject to the Law as applicable in Indian Territory. The place of performance and jurisdiction shall the seat of the Principal.
- 10.2 The actions stipulated in this Pact are without prejudice to any other legal action that may follow in accordance with the provisions of the extant law in force relating to any civil or criminal proceedings.

#### SECTION 11 – PACT DURATION

- 11.1 This Pact begins when both the parties have legally signed it. It expires after 12 months on completion of the warranty/guarantee period of the project / work awarded, to the fullest satisfaction of the Principal.
- 11.2 If the Bidder(s)/Contractor(s) is unsuccessful, the Pact will automatically become invalid after three months on evidence of failure on the part of the Bidder(s)/Contractor(s).
- 11.3 If any claim is lodged/made during the validity of the Pact, the same shall be binding and continue to be valid despite the lapse of the Pact unless it is discharged/determined by the Chairman and Managing Director of the Principal.

#### **SECTION 12 – OTHER PROVISIONS**

- 12.1 This pact is subject to Indian Law, place of performance and jurisdiction is the Registered & Corporate Office of the Principal at Bengaluru.
- 12.2 Changes and supplements as well as termination notices need to be made in writing by both the parties. Side agreements have not been made.
- 12.3 If the Bidder(s)/Contractor(s) or a partnership, the pact must be signed by all consortium members and partners.

- 12.4 Should one or several provisions of this pact turn out to be invalid, the remainder of this pact remains valid. In this case, the parties will strive to come to an agreement to their original intentions.
- 12.5 Any disputes/ difference arising between the parties with regard to term of this Pact, any action taken by the Principal in accordance with this Pact or interpretation thereof shall not be subject to any Arbitration.
- 12.5 The action stipulates in this Integrity Pact are without prejudice to any other legal action that may follow in accordance with the provisions of the extant law in force relating to any civil or criminal proceedings.

In witness whereof the parties have signed and executed this Pact at the place and date first done mentioned in the presence of the witnesses:

| For PRINCIPAL        | For BIDDER(S)/CONTRACTOR(S) |  |  |  |  |
|----------------------|-----------------------------|--|--|--|--|
| (Name & Designation) | (Name & Designation)        |  |  |  |  |
| Witness              | Witness                     |  |  |  |  |
| 1)                   | 1)                          |  |  |  |  |
| 2)                   | 2)                          |  |  |  |  |